A Customizable DDR3 SDRAM Controller Tailored for FPGA-Based Data Buffering Inside Real-Time Range-Doppler Radar Signal Processing Back Ends
dc.contributor.author | Milovanović, Vladimir | |
dc.contributor.author | Tasovac D. | |
dc.date.accessioned | 2021-04-20T16:51:43Z | |
dc.date.available | 2021-04-20T16:51:43Z | |
dc.date.issued | 2019 | |
dc.description.abstract | © 2019 IEEE. High resolution commercial radars which feature arrays of transmit and receive antennas and that rely on unambiguous range-Doppler signal processing with hard real-time constraints require fast memories to store intermediate results. Typical radar data matrices can occupy up to a gigabyte of space. A custom DRAM controller tailored for digital radar back ends and software-defined radars is presented. It is implemented on an FPGA and supports data buffering between the two FFT stages inside a two-dimensional spectral analysis system. In parallel, it allows the remaining part of the SDRAM to be used as a virtual FIFO buffer for the output results. Experimental tests have shown that when both pairs of the proposed memory controller's ports are accessed simultaneously, their joint data throughput is within 10% of the gross theoretical limit for the utilized DDR3 module. | |
dc.identifier.doi | 10.1109/EUROCON.2019.8861603 | |
dc.identifier.scopus | 2-s2.0-85074209553 | |
dc.identifier.uri | https://scidar.kg.ac.rs/handle/123456789/10858 | |
dc.rights | restrictedAccess | |
dc.source | EUROCON 2019 - 18th International Conference on Smart Technologies | |
dc.title | A Customizable DDR3 SDRAM Controller Tailored for FPGA-Based Data Buffering Inside Real-Time Range-Doppler Radar Signal Processing Back Ends | |
dc.type | conferenceObject |
Files
Original bundle
1 - 1 of 1
No Thumbnail Available
- Name:
- PaperMissing.pdf
- Size:
- 29.86 KB
- Format:
- Adobe Portable Document Format